# FUNCTIONAL SWITCHING MATRIX FOR AUTOMATIC ANALOG CIRCUIT SYNTHESIS

György GYÖRÖK

Institute of Engineering, Alba Regia Technical Faculty, Óbuda University, Bécsi St. 96/B Budapest, Hungary, tel. +36 22 510833, e-mail: gyorok.gyorgy@amk.uni-obuda.hu

#### ABSTRACT

Synthesis of analogue circuits, most commonly achieved by heuristic methods. In this paper we show that the circuit topology used in the development of what semi-automatic and automatic options available. In this article we'll show also how the many alternatives we can reduce the number of attempts, to make the process more efficient. Method described in this article illustrates the applicability of the solution using a simple example. This approach may be important later in the digitally configurable programmable analog circuits (FPAA) analog synthesis system perspective. The switch matrix as described by using the chances of these circuits may be extended.

Keywords: analog circuit, semi automatic synthesis, heuristically feedback

## 1. INTRODUCTION

An analog electronic circuit function  $(\Gamma_c)$  and behaviour (*f*) is determined by the parameters of the used components ( $\overline{P}$ ) and the connect topology (*n*), formal according to equation (1);

$$\Gamma_c = f(n, \overline{P}) \,. \tag{1}$$

The circuit function is of course not an exact definition, but it can mean for example from input to output time domain determined amplitude function, frequencydomain amplitude characteristic and so on. The used circuit description depends on the suspected or the realized function of circuit [1][14][17].



Fig. 1 Integrator circuit

Parameter (n) describes the network of the discrete component; in there pins are well determined connected to each other.

In equation (1) the  $\overline{P}$  parameter is a scalar vector, that contains the relevant parameters of used electronic parts in formal equation (2);

$$P \in p_0, p_1, p_2...p_n,$$
 (2)

where:  $p_n$  the significant parameter of electronic part, for example resistance of a resistor, capacitance of the a capacitor,  $h_{21}$  of a bipolar junction transistor...etc. [15][16].

On Fig. 1 is seen, as above example an integrator circuit. This circuit contains an operational amplifier  $(A_I)$ , a square wave input generator;  $(V_I, \text{ or } X1) \text{ U}_{pp}=2\text{ V}, \text{ U}_{offset}=-1\text{ V}$ , two power source;  $(V_2, V_3 \text{ or } X2)$  with ±15V, a feedback capacitor  $(C_I)$  its value is 22µF, and a resistor  $(R_I)$  it's value is 330Ω. These parts lists and entering a value is defining of the  $\overline{P}$  vector [18].

| Table 1 | The | Integrator | circuit | connection | network |
|---------|-----|------------|---------|------------|---------|
|---------|-----|------------|---------|------------|---------|

| Net  | Part | Pad | Pin |
|------|------|-----|-----|
| GND  | IC1  | 1   | +IN |
|      | X1   | 1   | S   |
|      | X2   | 2   | S   |
| N\$1 | C1   | 1   | 1   |
|      | IC1  | 3   | –IN |
|      | R1   | 2   | 2   |
| N\$5 | R1   | 1   | 1   |
|      | X1   | 2   | S   |
| N\$3 | C1   | 2   | 2   |
|      | IC1  | 4   | OUT |
|      | X2   | 1   | S   |
| VCC- | IC1  | 2   | V–  |
| VCC+ | IC1  | 5   | V+  |
|      |      |     |     |

Tab. 1 shows a connection network in short form a *netlist* circuit's of Fig. 1. This net list describes the nods of circuits (N\$1, N\$3, N\$5). The nods N\$3 connect two parts, a capacitor ( $C_1$ ), and the output of amplifier ( $A_1$ ) with four pads of integrated circuit, and output of circuit to X<sub>2</sub> connector [2]. (X<sub>1</sub> and X<sub>2</sub> input and output points which used in the simulation in timedomain.)



Fig. 2 Time domain simulation of integrator circuit. Bottom input signal, above the output

Nowadays the development of such a circuit heuristic means. We know the circuit operation, the availability of parts and components to form a network with the appropriate values [3][4]. To draw the circuit CAD tools are used, as well as circuit simulation. Network of Tab. 1 is generated from wiring diagrams [5][14][15] [16] [17] [18].

Computing environment is possible to check by circuit simulation software the operation of the realized circuit. Fig. 2 shows in time domain the circuit operation from input to output [6].

So the traditional analog circuit developing methods we summarize in flowchart of Fig. 3. As shown the CAD development tools are used, but is fundamental to the existing electronic engineering knowledge, experience, the heuristic is dominant. From the result of created circuit's simulation we must often feedback to every level of developing and to the art of simulation as well and comparison with the author's results should be given [7][8] [16] [17] [18].

#### 2. ANALOG CIRCUIT REALIZATION BY A SWITCHING MATRIX

Theoretically, if we have *n* numerous electronic components each of them has got  $\varphi_i$  pins which are necessary to properly connect with a wished analog circuit. If every possible way we want to create a circuit network, we need a matrix that consists of *o* number of columns according the (3);

$$o = \sum_{i=0}^{n-1} \sum_{j=0}^{\phi_i - 1} c_{ij},$$
(3)

where for  $A_{m(i,j)}$  is true according (4);

$$A_{m,(i,i)} \in [0,1]. \tag{4}$$

On Fig. 4 theoretical arrangement of a switching matrix is shown. This matrix consists of electronic part's dev<sub>0</sub>-dev<sub>n</sub> leg wires as columns  $c_{00}$ - $c_{n(\phi-1)}$ , and row wires for possible interconnections  $r_0$ - $r_{m-1}$ .

In (4) 0 means no connection between column and row wires, and 1 case is have got, this is actually a switch function, which is described of turned *ON* and *OFF* state. On Fig. 4 we signed this function by a switch k<sub>g</sub> [7][8].



Fig. 3 Flowchart of an analog circuit developing with using of CAD abilities

It can be seen that the pins of electronic components and the interconnection wires formed from a matrix of mxn type, where m=n, so there is square matrix, which contains all the possible options of connections, according in equation (5):

This square matrix from equation (3) contains numerous cross points according to (6) is;

$$A_{m,(i,j)} = \begin{bmatrix} b_{0,(0,0)} & b_{0,(0,1)} & b_{0,(1,0)} & b_{0,(1,1)} & b_{0,(1,2)} & b_{0,(2,0)} & b_{0,(2,1)} \cdots & b_{0,(n,\phi-1)} \\ b_{1,(0,0)} & b_{1,(0,1)} & b_{1,(1,0)} & b_{1,(1,1)} & b_{1,(1,2)} & b_{1,(2,0)} & b_{1,(2,1)} \cdots & b_{1,(n,\phi-1)} \\ b_{2,(0,0)} & b_{2,(0,1)} & b_{2,(1,0)} & b_{2,(1,1)} & b_{2,(1,2)} & b_{2,(2,0)} & b_{2,(2,1)} \cdots & b_{2,(n,\phi-1)} \\ \vdots & \vdots & \vdots & \vdots & \vdots & \vdots & \ddots & \vdots \\ b_{m-1,(0,0)} & b_{m-1,(0,1)} & b_{m-1,(1,0)} & b_{m-1,(1,1)} & b_{m-1,(1,2)} & b_{m-1,(2,0)} & b_{m-1,(2,1)} \cdots & b_{m-1,(n-1,\phi-1)} \end{bmatrix}.$$
(5)

$$C_p = o^2. ag{6}$$

Thus, the number of theoretically possible different topology  $(T_n)$  from equations (5) and (6) is;

$$T_n = 2^{C_p} . (7)$$

Fig. 4 layout and description of equations (5) and (6) are so perfectionist that includes abilities of all the parts legs wires the possibility of connecting a node, as well as the possibility of all parts foot stand-alone, a unique node [9][10].

#### 3. OPTIMIZATION OF A SWITCHING MATRIX

In the previous paragraph the possibility formation of the theoretical switching matrix is shown. According to the described solution we generate from the circuit of Fig. 1 or net list of Tab. 1 in matrixes in Fig. 5. In the theoretical matrix (Fig. 5, 6) the number of connection, according equations (6) and (7) was:  $r_{m-1} \cdot c_{n(\varphi-1)}$ , actually in examples are  $C_p=17^2$ ,  $C_p=289$  so the abilities topology are  $T_n=2^{289}$ ,  $T_n=9,94 \cdot 10^{86}$ .

These values at the proposed structural switch matrix are in order to form;  $C_p=17\cdot10$ ,  $C_p=170$ , and  $T_n=2^{170}$ ,  $T_n=1,49\cdot10^{51}$ . The different according  $T_n$  parameter in ~10<sup>35</sup>.

Other mitigation options appropriate management of common GND node, and self-evident is providing of active device's power supply [11][12]

A special heuristic approach is the elimination of not used rows of matrix, on Fig 6 from  $r_8$ - $r_{16}$ . So the number of  $T_c$  is "only" 1,2·10<sup>24</sup>.

#### 4. AUTOMATIC SYNTHESIS BY SIMULATION FEEDBACK

In the paragraph 3 we showed how we are able to reduce the number of abilities analog circuit topology. We



Fig. 4 Theoretical arrangement of a switching matrix for the evolving every abilities connections

On Fig. 5 it can followed that every nods of net list means a row of matrix;  $r_0$ =GND,  $r_1$ =N\$1,  $r_2$ =N\$2,  $r_0$ =N\$3,  $r_0$ =N\$4,  $r_0$ =N\$5. You can see that the rest of any unused nods abilities from  $r_6$ - $r_{16}$ .

The electro technical or physical reason of the not used abilities is understandable, because it is meaningless to connect, for example, two power supplies  $(N_2, N_4)$ , or output of operational amplifier  $(N_3)$  with input signal source  $(N_5)$ . Of course one can find too much refusal of this kind.

So our proposal is such **structural switch matrixes** which can not afford such unusual theoretical, often catastrophic result inflict solution.

On the other hand, it is necessary to minimize number of cross points, because the number of ability network according to the equation (7) easy to be huge combination. have shown that by choosing of appropriate structural switching matrix the number radical reduced. It is very important because we propose such a method that is automatically should generate different schemes of analog circuit.

On Fig. 6 you can follow the whole proposed methods [11][12][13].

In a "Generating of topology" block a C language program is generated by a combinatory method. We give in "Setting of relevant parameter" block one-one suitable parameter for the used electronic parts.

Then by means of a simulation program we check the behaviour of the created circuit for example in time domain we check. If the characteristic of simulated circuit does not fit, we generate a new one.

If the behaviour of circuit is suitable we need only to set the optimally values of parameters.

## 5. CONCLUSIONS

It is alleged that a well-designed matrix prevents the development of adverse topologies, and significantly reduces the number of possible conceptual networks.

The above process is relevant at application of Field

2013. pp. 293-303.(Topics in Intelligent Engineering and Informatics) ISBN:978-3-642-30667-9).

- [4] ADAM, N.: Single input operators of the dfkpi system. Acta Polytechnica Hungarica, 7(1):73–86, 2010.
- [5] KOPJÁK, J. KOVÁCS, J.: Implementation of



Fig. 5 Integrator circuit realization in actually connections on a switching matrix

Programmable Analog Array (FPAA) circuits and special programmable analog peripheries of PSoC technologies.

This article provides a solution the applicability of high performance computers and advanced cross-bar switch circuits appearance.

The proposed methods are extendable for the system generated from functional blocks, and subsystems.

## REFERENCES

- GYÖRÖK, GY. Crossbar Network for Automatic Analog Circuit Synthesis - IEEE 12th International Symposium on Applied Machine Intelligence and Informatics, Herl'any, Slovakia, January 23-25, 2014.
- [2] TICK, J. KOVACZ, Z. FRIEDLER, F.: Synthesis of Optimal Workflow Structure JOURNAL OF UNIVERSAL COMPUTER SCIENCE (ISSN: 0948-695X) (eISSN: 0948-6968)12: (9)pp. 1385-1392.(2006).
- [3] TICK, J.: Potential Application of P-Graph-Based Workflow in Logistics In: Ladislav Madarász; Jozef Živčák (szerk.) Aspects of Computational Intelligence: Theory and Applications: Revised and Selected Papers of the 15th IEEE International Conference on Intelligent Engineering Systems 2011, INES 2011. Poprad, Slovakia, 2011.06.23 - 2011.06.25. Heidelberg; London; New York: Springer Verlag,

event driven software gates for combinational logic networks. IEEE 10th Jubilee International Symposium on Intelligent Systems and Informatics, Subotica, Serbia, ISBN: 978-1-4673-4751-8:p. 299–304, 2012.

- [6] LAMÁR, K.: A világ leggyorsabb mikrovezérlője. ChipCAD Kft., page 96, January 1999.
- [7] LAMÁR, K. NESZVADA, J.: Average probability of failure of a periodically operated devices. Acta Polytechnica Hungarica, 10.(8.):pp. 153–167, 2013.
- [8] MADARÁSZ, L. ZIVCAK, J. :Aspects of computational intelligence: Theory and applications. Revised and Selected Papers of the 15th IEEE International Conference on Intelligent Engineering Systems 2011, Springer - Verlag, Berlin Heidelberg, ISBN 978-3-642-30667-9:p. 436, 2011.
- [9] MADARÁSZ, L. FŐZŐ, R.: Intelligent technologies in modelling and control of turbojet engines. New Trends in Technologies: Control, Management, Computational Intelligence and Network Systems, Rijeka, Croatia, ISBN 978-953-307-213-5:p. 17–38, 2011.
- [10] OROSZ, T.: Analysis of sap development tools and methods. 15th IEEE International Conference on Intelligent Engineering Systems (INES),pages pp. 439–443, 2011.
- [11] PILAT, A. KOLCEK, J.: Programmable analog hard real-time controller [programowalny sterownik

*analogowy].* Przeglad Elektrotechniczny, 89(3 A):38–46, 2013. Cited By (since 1996) 0.

- [12] VOKOROKOS, L. ÁDÁM, N. MADOL, B.: The process control for p single operators 19th International Workshop on Robotics in Alpe-Adria-Danube Region, RAAD 2010 - Proceedings, pages 119–123, 2010.
- [13] GYÖRÖK, GY. GRIGORIEVA, S.: Search of optimal parameters for work of LED lighting system. In International scientific-practical conference: Green Economy - the future of humanity, vol.2, pp. 62-71, May 2014, Ust-Kamenogorsk.
- [14] ZEBULUM, R. S.; Xin Guo; Keymeulen, D.; Ferguson, M.I.; Vu Duong; Stoica, A. "High temperature experiments using programmable transistor array", *Aerospace Conference*, 2004. Proceedings. 2004 IEEE, On page(s): 2437 - 2448 Vol.4 Volume: 4, 13-13 March 2004.



Fig. 6 Automatically generation of analog circuit with two level feedbacks

- [15] HARJANI, R. RUTENBAR, R. A. CARLEY, R. L. 1987. A prototype framework for knowledgebased analog circuit synthesis. In *Proceedings of the* 24th ACM/IEEE Design Automation Conference (DAC '87), A. O'Neill and D. Thomas (Eds.). ACM, New York, NY, USA, 42-49. DOI=10.1145/37888.37894 http://doi.acm.org/10.1-145/37888.37894.
- [16] STOICA, A. ZEBULUM, R. S. FERGUSON, M. I. – KEYMEULEN, D.; Vu Duong; Daud, T. "Evolutionary configuration of field programmable analog devices", *Aerospace Conference*, 2003. Proceedings. 2003 IEEE, On page(s): 6\_2565 - 6\_2572 Volume: 6, March 8-15, 2003.
- [17] TREFZER, M. A. WALKER, J. A. TYRRELL, A. M. :"A programmable analogue and digital array for bio-inspired electronic design optimization at nano-scale silicon technology nodes", *Signals, Systems and Computers (ASILOMAR), 2011 Conference Record of the Forty Fifth Asilomar Conference on*, On page(s): 1537 – 1541.
- [18] STOICA, A. KEYMEULEN, D. MOJARRADI, M. – ZEBULUM, R. – DAUD, T.:"Progress in the Development of Field Programmable Analog Arrays for Space Applications", *Aerospace Conference*, 2008 IEEE, On page(s): 1–9.

Received October 13, 2014, accepted November 3, 2014

## BIOGRAPHIES

**György Györök** was born on 3. September 1958. In 1980 he graduated (BSc) at the Department of Computers Technology Institute in Kandó Kálmán College and 1988 (MsC) of the Faculty of Electrical Engineering at Technical University Budapest. He defended his dr. univ. in a special questions of computer peripheries 1994, and PhD in the field of programming analog circuit in 2009; his thesis title was "Synthesis of Systems build Programmable Ana-log Circuits ". Since 1989 he is working as a tutor with the Department of Computers Technology, and later Alba Regia Technical Faculty of Óbuda University. His scientific research is focusing on robust electronic circuit realization, reconfiguration of analog and hybrid circuit, and cooperation of embedded microcontroller and application of programmable electronic circuit.